Principal Design Verification Engineer - CXL/PCIe

Posted 6 Days Ago
Be an Early Applicant
Santa Clara, CA
160K-240K Annually
7+ Years Experience
Big Data • Information Technology
The Role
As a Principal Design Verification Engineer, you will lead the functional verification of designs using your expertise in PCIe, CXL, DDR, and Ethernet protocols. Responsibilities include developing verification plans, writing test sequences, executing tests, and collaborating with RTL designers to debug issues. You will leverage your coding skills and knowledge of verification methodologies to ensure high-quality silicon products.
Summary Generated by Built In

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com. 

We are looking for Principal Design Verification Engineers with proven experience in working on industry standard protocols such as PCIe/CXL/DDR/Ethernet. Using your coding and protocol expertise, you will contribute to the functional verification of the designs from coming up with block level and system level verification plan to writing test sequences, test execution, collecting and closing coverage. 

Basic qualifications

  • Strong academic and technical background in electrical engineering. At minimum, a Bachelor’s in EE is required and Masters degree preferred.
  • ≥10 years’ experience supporting or developing complex SoC/silicon products for Server, Storage, and/or Networking applications.
  • Professional attitude with the ability to prioritize a dynamic list of multiple tasks, to plan and prepare for customer meetings in advance, and to work with minimal guidance and supervision.
  • Knowledge of industry-standard simulators, revision control systems, and regression systems
  • Entrepreneurial, open-minded behavior and can-do attitude. Think and act fast with the customer in mind!
  • Authorized to work in the US and start immediately.

Required Experience

  • Experience with interpreting PCIe/CXL standard protocol specifications to come up with verification plan and execute them in simulation environments.
  • Must be able to work independently to develop test-plans, and related test-sequences in UVM to generate stimuli and work collaboratively with RTL designers to debug failures.
  • Develop user-controlled random constraints in transaction-based verification methodology. Experience writing assertions, cover properties and analyzing coverage data.
  • Must have prior experience using Verification IPs from 3rd party vendors for PCIe/CXL (with focus on Gen3 or above)
  • Develop VIP abstraction layers for sequences to simplify and scale verification deployments.
  • Currently based locally or open to relocation. 

Preferred Experience

  • Physical Layer, Link Layer and Transaction Layer verification expertise in PCIe /CXL protocol
  • Experience with compliance at the physical and transaction layers for PCIe/CXL endpoints or root ports.
  • Experience in analyzing performance metrics of CXL/PCIe
  • Experience in system level verification for PCIe/CXL

The base salary range is $160,000.00 – $240,000.00. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.  



We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Cxl
Ddr
Ethernet
Pcie
The Company
HQ: Santa Clara, CA
148 Employees
On-site Workplace
Year Founded: 2017

What We Do

Astera Labs Inc., a fabless semiconductor company headquartered in the heart of California’s Silicon Valley, is a leader in purpose-built connectivity solutions for data-centric systems throughout the data center.

Partnering with leading processor vendors, cloud service providers, seasoned investors, and world-class manufacturing companies, Astera Labs is helping customers remove performance bottlenecks in data-intensive systems that are limiting the true potential of applications such as artificial intelligence and machine learning.

The company’s product portfolio includes system-aware semiconductor integrated circuits, boards, and services to enable robust CXL, PCIe, and Ethernet connectivity.

Jobs at Similar Companies

MassMutual India Logo MassMutual India

Associate

Big Data • Fintech • Information Technology • Insurance • Financial Services
Hyderabad, Telangana, IND

Silverfort Logo Silverfort

Sales Operations Analyst

Information Technology • Sales • Security • Cybersecurity • Automation
Remote
United States
357 Employees

Jobba Trade Technologies, Inc. Logo Jobba Trade Technologies, Inc.

Customer Success Specialist

Cloud • Information Technology • Productivity • Professional Services • Software
Hybrid
Chicago, IL, USA
45 Employees

Similar Companies Hiring

MassMutual India Thumbnail
Insurance • Information Technology • Fintech • Financial Services • Big Data
Hyderabad, Telangana
Silverfort Thumbnail
Security • Sales • Information Technology • Cybersecurity • Automation
SG
357 Employees
Jobba Trade Technologies, Inc. Thumbnail
Software • Professional Services • Productivity • Information Technology • Cloud
Chicago, IL
45 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account