Verification Engineer

Posted 6 Days Ago
Hiring Remotely in USA
Remote
160K-220K Annually
Senior level
Manufacturing
Stronger Network. Faster Inference.
The Role
The Verification Engineer will ensure the functionality and quality of digital designs, develop verification environments, and collaborate with RTL design engineers to deliver reliable silicon.
Summary Generated by Built In
Verification Engineer

Who we are:

We are a stealth-mode startup building foundational technology to address performance, scalability, and resiliency challenges in large-scale AI data center clusters. We are backed by top-tier VC firms and notable angel investors.
The company is led by experienced builders and operators who have founded companies, taken them to scale, and exited successfully. We work with a strong sense of unity and shared responsibility, and we expect trust, integrity, and respect in how we collaborate and make decisions. We hold ourselves accountable to one another and to the quality of the work we deliver.
Headquartered in Silicon Valley, we operate across a mix of remote and on-site locations in the U.S. and Canada. We aim to create an environment where people are treated fairly, supported in their growth, and are empowered to do meaningful work alongside others who take the craft seriously.

What we need:

An experienced RTL Verification Engineer responsible for ensuring the functionality, correctness, and quality of complex digital designs across ASIC and FPGA platforms. This role focuses on building robust verification environments, executing coverage-driven verification plans, and working closely with RTL design engineers to deliver reliable, high-quality silicon.
The ideal candidate has deep hands-on experience with SystemVerilog, UVM (or similar methodologies), and modern verification workflows, and is comfortable driving verification efforts from planning through closure.

Key Responsibilities:
  • Develop, implement, and maintain RTL verification environments using UVM or equivalent methodologies

  • Create and execute coverage-driven verification plans aligned with design specifications

  • Develop directed and constrained-random test cases and sequences to validate functionality and identify corner cases

  • Analyze simulation results, debug complex verification and design issues, and perform root-cause analysis in collaboration with RTL design engineers

  • Implement and track functional and code coverage, driving verification to closure

  • Develop reusable verification components and write SystemVerilog Assertions (SVA)

  • Participate in design and verification reviews, providing input on design testability, correctness, and optimization

  • Automate regression testing and enhance verification infrastructure using Python and scripting

  • Contribute to continuous improvement of verification processes, tools, and methodologies

Required Skills and Qualifications:
  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field

  • 7+ years of experience in digital design verification

  • Strong hands-on experience with UVM-based or similar verification methodologies

  • Proficiency in SystemVerilog, UVM, and Python

  • Experience with industry-standard EDA tools (e.g., Synopsys VCS, Siemens/Mentor Questa, Cadence Xcelium)

  • Solid understanding of digital design fundamentals

  • Experience verifying standard bus and interconnect protocols such as AXI, AXI-S, and APB

  • Experience with high-speed communication protocols including PCIe, Ethernet (10G/40G/100G), SPI, and I²C

  • Strong analytical and problem-solving skills

  • Clear written and verbal communication skills for cross-functional collaboration

  • High attention to detail and ability to deliver reliable, high-quality verification outcomes

  • Ability to work independently and manage tasks to completion

Desired Skills:
  • Experience with formal verification techniques and tools

  • Experience verifying processor subsystems or SoC-level designs

Compensation:

Target base salary for this role is $160,000 – $220,000 per year, plus meaningful equity, benefits, and 401(k). Salary ranges are determined by role, level, experience, and location.

Agency Note:

We do not accept resumes from agencies or search firms. Please do not forward candidate profiles through our careers page, email, LinkedIn messages, or directly to company employees. Any resumes submitted will be deemed the property of the company, and no fees will be paid in the event the candidate is hired.

#LI-EW1

Top Skills

Cadence Xcelium
Python
Siemens/Mentor Questa
Synopsys Vcs
Systemverilog
Uvm
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
40 Employees
Year Founded: 2025

What We Do

Interconnect Built for AI Inference

Why Work With Us

We are a mixture of software, system, and silicon experts using AI every day to deliver the world's most capable and responsive intelligence. We start from the workload. Scaling inference is less about brute force and more about how compute is distributed and memory is interc

Similar Jobs

Remote or Hybrid
2 Locations
132624 Employees
Remote or Hybrid
2 Locations
132624 Employees
100K-200K Annually
Remote or Hybrid
2 Locations
132624 Employees
Easy Apply
Remote
United States
137 Employees
190K-285K Annually

Similar Companies Hiring

Idler Thumbnail
Artificial Intelligence
San Francisco, California
6 Employees
Fairly Even Thumbnail
Software • Sales • Robotics • Other • Hospitality • Hardware
New York, NY
Bellagent Thumbnail
Artificial Intelligence • Machine Learning • Business Intelligence • Generative AI
Chicago, IL
20 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account