Senior/Staff Physical Design Engineer

Reposted 9 Days Ago
Easy Apply
Be an Early Applicant
San Jose, CA, USA
In-Office
135K-195K Annually
Senior level
Big Data • Information Technology
The Role
Oversee planning and execution of physical design for ASICs, collaborating with designers and engineers in developing cutting-edge connectivity solutions for cloud services.
Summary Generated by Built In

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

As an Astera Labs Senior/Staff Physical Design Engineer you will play a crucial role in overseeing the planning, coordination, and execution supporting the design of Astera Labs' portfolio of connectivity ASICs used in the world's leading cloud service providers, server and network OEMs. To accomplish that, you will work closely with designers, verification engineering, and engineering operations. This role is fully on-site and in-person.

Basic Qualifications:

  • Strong academic and technical background in electrical engineering. A Bachelor’s degree in EE / Computer is required, and a Master’s degree is preferred.
  • ≥3 years’ experience supporting or developing complex SoC/silicon products for Server, Storage, and/or Networking applications.
  • Professional attitude with the ability to prioritize a dynamic list of multiple tasks, plan and prepare for customer meetings in advance, and work with minimal guidance and supervision. 
  • Entrepreneurial, open-mind behavior and can-do attitude. Think and act fast with the customer in mind!

Required Experience:

  • Hands-on and thorough knowledge of synthesis, place and route, timing, extraction, EM-IR, formal verification (equivalence) and other backend tools and methodologies for technologies 7nm or less.
  • Block level ownership from architecture to GDSII, driving multiple complex designs to production.
  • Experience with Cadence and/or Synopsys physical design tools/flows.
  • Familiarity and working knowledge of System Verilog/Verilog.
  • Proven expertise in developing/maintaining timing constraints, timing signoff methodology, timing closure at the block or full-chip level.
  • Experience in working with IP vendors for both RTL and hard-macro blocks.
  • Good scripting skills in tcl, python or Perl.

Preferred Experience:

  • Knowledge of design for test (DFT)
  • Familiarity with ECO methodologies and tools.
  • Knowledge of LVS/DRC closures.

Your base salary will be determined based on your experience and the pay of employees in similar positions. The base salary range is $135,000 USD - $165,000 USD for Senior Level, and $160,000 USD - $195,000 USD for Staff Level.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Cadence
Cosmos
Cxl
Ethernet
Nvlink
Pcie
Perl
Python
Synopsys
System Verilog
Tcl
Ualink
Verilog
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Santa Clara, CA
148 Employees
Year Founded: 2017

What We Do

Astera Labs Inc., a fabless semiconductor company headquartered in the heart of California’s Silicon Valley, is a leader in purpose-built connectivity solutions for data-centric systems throughout the data center. Partnering with leading processor vendors, cloud service providers, seasoned investors, and world-class manufacturing companies, Astera Labs is helping customers remove performance bottlenecks in data-intensive systems that are limiting the true potential of applications such as artificial intelligence and machine learning. The company’s product portfolio includes system-aware semiconductor integrated circuits, boards, and services to enable robust CXL, PCIe, and Ethernet connectivity.

Similar Jobs

Marvell Technology Logo Marvell Technology

Staff Engineer

Artificial Intelligence • Automotive • Semiconductor
In-Office
Santa Clara, CA, USA
6500 Employees
124K-186K Annually

GlossGenius Logo GlossGenius

Visual Design Lead

Beauty • Enterprise Web • Fintech • Payments • Software
Easy Apply
In-Office
5 Locations
250 Employees
185K-215K Annually

Benchling Logo Benchling

Product Manager

Cloud • Healthtech • Social Impact • Software • Biotech
Hybrid
San Francisco, CA, USA
605 Employees
182K-247K Annually

Benchling Logo Benchling

Software Engineer

Cloud • Healthtech • Social Impact • Software • Biotech
Hybrid
San Francisco, CA, USA
605 Employees
141K-191K Annually

Similar Companies Hiring

Axle Health Thumbnail
Logistics • Information Technology • Healthtech • Artificial Intelligence
Santa Monica, CA
19 Employees
Scrunch  Thumbnail
Artificial Intelligence • Information Technology • Marketing Tech • Software • SEO
Salt Lake City, Utah
Standard Template Labs Thumbnail
Artificial Intelligence • Information Technology • Software
New York, NY
25 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account