Senior DFT Design Engineer

Posted 23 Days Ago
Be an Early Applicant
San Jose, CA
In-Office
143K-207K Annually
Senior level
Artificial Intelligence • Internet of Things • Machine Learning
The Role
Lead DFT architecture and implementation for complex FPGA/SoC designs: insert test logic, generate ATPG patterns, perform pre-silicon validation, collaborate with IP and test teams, and improve DFT methodologies and automation to meet coverage, cost, yield, and debug goals.
Summary Generated by Built In
Job Details:

Job Description:

About Altera:

Accelerating Innovators — Altera provides leadership programmable solutions that are easy to use and deploy, across the cloud to the edge, enabling limitless possibilities for AI. Our broad portfolio includes FPGAs, SoCs, CPLDs, IP, development tools, system-on-modules, SmartNICs and IPUs, offering the flexibility to accelerate innovation. 
 

Our innovation in programmable logic began in 1983. Since then we’ve delivered the tools and technologies that empower customers to innovate, differentiate, and succeed in their markets. 
 

Join us on our journey to becoming the world’s #1 FPGA company!

About the Role:

The Altera DFT team is looking for a motivated Senior DFT (Design for Testability) Design Engineer to join an industry-leading IC design organization. This is an opportunity to work on cutting-edge technologies including FPGA, processor, DSP, SERDES, IO, 2.5D/3D multi-die packaging, and other advanced solutions that will drive future innovation.

As a Senior DFT Design Engineer, you will be responsible for DFT architecture and implementation, including DFT specifications, test logic insertion, test mode timing constraints, ATPG, and pre-silicon validation. You will also contribute to the development of DFT methodologies and flows to improve pre-silicon and post-silicon validation processes.

This role provides the opportunity to work closely with IP and integration design teams to understand design and functional behaviors of complex circuits, as well as with test development teams to meet manufacturing test requirements for coverage, cost, yield, and silicon bring-up/debug.

Responsibilities:

  • Define and implement DFT architectures and specifications for FPGA, processors, DSP, SERDES, IO, and multi-die designs.

  • Perform test logic insertion, ATPG pattern generation, and pre-silicon validation for manufacturability and quality.

  • Collaborate with IP and integration design teams to align DFT features with design functionality and timing.

  • Partner with test development teams to support silicon bring-up, debug, and production readiness.

  • Contribute to DFT methodology and automation flows to enhance scalability and efficiency.

  • Ensure manufacturability goals are met, including test coverage, test cost optimization, yield improvement, and debug support.

Salary Range

The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.  

$142,600 - $206,500 USD 

 

We use artificial intelligence to screen, assess, or select applicants for the position. Applicants must be eligible for any required U.S. export authorizations. 

#LI-MD1

Qualifications:

Minimum Qualifications:

Bachelor’s degree in Electrical Engineering, Computer Engineering, or related field with 7+ years of industry experience in the following – OR – Master’s degree in Electrical Engineering, Computer Engineering, or related field with 5+ years of industry experience in the following:

  • Experience in DFT design and verification at both RTL and gate level.

  • Experience in EDA tools such as synthesis and scan insertion tools, ATPG tools, simulation and debug tools, STA tools

  • Design automation experience and proficiency in scripting languages such as Perl/TCL

Preferred Qualifications:

  • Experience with test compression, BIST (MBIST/LBIST), and advanced fault models.

  • Prior experience with 2.5D/3D multi-die designs and high-speed IO/SerDes DFT.

Job Type: Regular

Shift:Shift 1 (United States of America)

Primary Location:San Jose, California, United States

Additional Locations:

Posting Statement:All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Top Skills

Dft,Atpg,Scan Insertion,Synthesis,Sta,Simulation And Debug Tools,Perl,Tcl,Rtl,Gate-Level,Mbist,Lbist,Test Compression,Advanced Fault Models,Serdes,High-Speed Io,2.5D/3D Multi-Die,Eda Tools
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: San Jose, California
1,612 Employees
Year Founded: 1983

What We Do

Altera: Accelerating Innovators
Altera provides leadership programmable solutions that are easy-to-use and deploy in applications from cloud to edge, offering limitless AI possibilities. Our end-to-end broad portfolio of products including FPGAs, CPLDs, Intellectual Property, development tools, System on Modules, SmartNICs and IPUs provide the flexibility to accelerate innovation. Altera is helping to shape the future through pioneering innovation that unlocks extraordinary possibilities for everyone on the planet.

Similar Jobs

Atlassian Logo Atlassian

Consultant

Cloud • Information Technology • Productivity • Security • Software • App development • Automation
In-Office or Remote
San Francisco, CA, USA
11000 Employees
131K-204K Annually
In-Office or Remote
13 Locations
2449 Employees
139K-229K Annually

Granica Logo Granica

Product Manager

Artificial Intelligence • Big Data • Cloud • Machine Learning • Software • Business Intelligence • Data Privacy
In-Office
Mountain View, CA, USA
37 Employees
160K-250K Annually

Granica Logo Granica

Senior Software Engineer

Artificial Intelligence • Big Data • Cloud • Machine Learning • Software • Business Intelligence • Data Privacy
In-Office
Mountain View, CA, USA
37 Employees
190K-250K Annually

Similar Companies Hiring

Milestone Systems Thumbnail
Software • Security • Other • Big Data Analytics • Artificial Intelligence • Analytics
Lake Oswego, OR
1500 Employees
Idler Thumbnail
Artificial Intelligence
San Francisco, California
6 Employees
Bellagent Thumbnail
Artificial Intelligence • Machine Learning • Business Intelligence • Generative AI
Chicago, IL
20 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account