About Altera:
Accelerating Innovators — Altera provides leadership programmable solutions that are easy to use and deploy, across the cloud to the edge, enabling limitless possibilities for AI. Our broad portfolio includes FPGAs, SoCs, CPLDs, IP, development tools, system-on-modules, SmartNICs and IPUs, offering the flexibility to accelerate innovation.
Our innovation in programmable logic began in 1983. Since then we’ve delivered the tools and technologies that empower customers to innovate, differentiate, and succeed in their markets.
Join us on our journey to becoming the world’s #1 FPGA company!
About the Role:
The Altera DFT team is looking for a motivated Senior DFT (Design for Testability) Design Engineer to join an industry-leading IC design organization. This is an opportunity to work on cutting-edge technologies including FPGA, processor, DSP, SERDES, IO, 2.5D/3D multi-die packaging, and other advanced solutions that will drive future innovation.
As a Senior DFT Design Engineer, you will be responsible for DFT architecture and implementation, including DFT specifications, test logic insertion, test mode timing constraints, ATPG, and pre-silicon validation. You will also contribute to the development of DFT methodologies and flows to improve pre-silicon and post-silicon validation processes.
This role provides the opportunity to work closely with IP and integration design teams to understand design and functional behaviors of complex circuits, as well as with test development teams to meet manufacturing test requirements for coverage, cost, yield, and silicon bring-up/debug.
Responsibilities:
Define and implement DFT architectures and specifications for FPGA, processors, DSP, SERDES, IO, and multi-die designs.
Perform test logic insertion, ATPG pattern generation, and pre-silicon validation for manufacturability and quality.
Collaborate with IP and integration design teams to align DFT features with design functionality and timing.
Partner with test development teams to support silicon bring-up, debug, and production readiness.
Contribute to DFT methodology and automation flows to enhance scalability and efficiency.
Ensure manufacturability goals are met, including test coverage, test cost optimization, yield improvement, and debug support.
Salary Range
The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.
$142.6K - $206.5K USD
#LI-MD1
Qualifications:Minimum Qualifications:
Bachelor’s degree in Electrical Engineering, Computer Engineering, or related field with 7+ years of industry experience in the following – OR – Master’s degree in Electrical Engineering, Computer Engineering, or related field with 5+ years of industry experience in the following:
Experience in DFT design and verification at both RTL and gate level.
Experience in EDA tools such as synthesis and scan insertion tools, ATPG tools, simulation and debug tools, STA tools
Design automation experience and proficiency in scripting languages such as Perl/TCL
Preferred Qualifications:
Experience with test compression, BIST (MBIST/LBIST), and advanced fault models.
Prior experience with 2.5D/3D multi-die designs and high-speed IO/SerDes DFT.
Top Skills
What We Do
Altera: Accelerating Innovators
Altera provides leadership programmable solutions that are easy-to-use and deploy in applications from cloud to edge, offering limitless AI possibilities. Our end-to-end broad portfolio of products including FPGAs, CPLDs, Intellectual Property, development tools, System on Modules, SmartNICs and IPUs provide the flexibility to accelerate innovation. Altera is helping to shape the future through pioneering innovation that unlocks extraordinary possibilities for everyone on the planet.