Substrate IC Package Layout Design Engineer

Reposted 18 Days Ago
Be an Early Applicant
San Jose, CA
In-Office
150K-275K Annually
Expert/Leader
Artificial Intelligence • Hardware • Software
The Role
The engineer will design complex IC substrate layouts, focusing on power delivery and high-speed signal integrity for high-performance AI processors. Responsibilities include collaborating with teams for design feasibility and conducting design validation.
Summary Generated by Built In

About Etched

Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents. Backed by hundreds of millions from top-tier investors and staffed by leading engineers, Etched is redefining the infrastructure layer for the fastest growing industry in history.

Job Summary

As a Substrate IC Package Layout Design Engineer you will be responsible for the end-to-end design of complex IC substrate packages, supporting high-power consumption and high-speed signaling. The ideal candidate will have extensive experience with large substrate designs (>50mm), complex power delivery networks, and high-speed signaling solutions (up to and beyond 50GHz). You will work closely with silicon, signal integrity, power integrity, and system help co-design world class substates with OSAT providers.  Intense focus on optimization for power delivery through substrate, pushing what’s possible.  

Key responsibilities

  • IC Substrate Layout Design

  • Lead the design and development of complex IC substrate layouts for high-power AI processors and accelerators.

  • Design large (>50mm) and complex multi-layer substrate packages with high pin counts and dense routing requirements.

  • Ensure robust power delivery designs capable of supporting >700W custom silicon solutions.

  • High-Speed Signal Routing & Integrity

  • Develop high-speed signal routing solutions capable of supporting >50GHz signaling while minimizing signal integrity issues such as loss and crosstalk.

  • Collaborate with SI/PI engineers to define signal integrity and power integrity requirements and implement solutions in substrate layout.

  • Advanced Packaging & CoWoS Integration

  • Optimize CoWoS (Chip-on-Wafer-on-Substrate) interposer designs for thermal and electrical performance.

  • Work closely with chip design, packaging, and manufacturing teams to ensure design feasibility and manufacturability.

  • Design Validation & Verification

  • Perform DRC (Design Rule Check) and LVS (Layout vs. Schematic) verification for all substrate designs.

  • Develop and maintain design documentation and guidelines for future substrate designs.

  • Support design reviews and provide technical guidance to junior team members.

You may be a good fit if you have

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field.

  • 10+ years of experience in IC substrate layout design for high-performance processors or accelerators.

  • Extensive experience with large substrate packages (>50mm) and complex high-density layouts.

  • Proven experience with high-power (700W+) package designs and robust power delivery networks.

  • Expertise in high-speed signaling design (>50GHz) and mitigating signal integrity challenges (crosstalk, reflections, impedance mismatches).

  • Strong experience with CoWoS (Chip-on-Wafer-on-Substrate) interposer design and the impact of the substrate design to support CoWos. 

  • Advanced proficiency in Allegro Package Designer (including constraint management, routing, and design verification).

  • Deep understanding of SI/PI principles and how they apply to package-level design.

  • Strong analytical skills and ability to work effectively in a fast-paced, cross-functional team environment.

Benefits

  • Medical, dental, and vision packages with generous premium coverage

    • $500 per month credit for waiving medical benefits

  • Housing subsidy of $2k per month for those living within walking distance of the office

  • Relocation support for those moving to San Jose (Santana Row)

  • Various wellness benefits covering fitness, mental health, and more

  • Daily lunch + dinner in our office

How we’re different

Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.

We are a fully in-person team in San Jose (Santana Row), and greatly value engineering skills. We do not have boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.

Top Skills

Allegro Package Designer
Cowos (Chip-On-Wafer-On-Substrate)
High-Density Layouts
High-Speed Signaling
Ic Substrate Layout Design
Power Delivery Networks
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Cupertino, CA
53 Employees
Year Founded: 2022

What We Do

By burning the transformer architecture into our chips, we’re creating the world’s most powerful servers for transformer inference.

Similar Jobs

Anduril Logo Anduril

Software Engineer

Aerospace • Artificial Intelligence • Hardware • Robotics • Security • Software • Defense
In-Office
Costa Mesa, CA, USA
6000 Employees
191K-253K Annually

Scrunch AI Logo Scrunch AI

Head of Demand Gen, Enterprise

Artificial Intelligence • Information Technology • Marketing Tech • Software • SEO
In-Office or Remote
3 Locations
160K-210K Annually

CoreWeave Logo CoreWeave

Systems Engineer

Cloud • Information Technology • Machine Learning
In-Office
4 Locations
1450 Employees
153K-242K Annually

Anduril Logo Anduril

Flight Test Instrumentation Engineer, Group 5

Aerospace • Artificial Intelligence • Hardware • Robotics • Security • Software • Defense
In-Office
Victorville, CA, USA
6000 Employees
146K-194K Annually

Similar Companies Hiring

Milestone Systems Thumbnail
Software • Security • Other • Big Data Analytics • Artificial Intelligence • Analytics
Lake Oswego, OR
1500 Employees
Idler Thumbnail
Artificial Intelligence
San Francisco, California
6 Employees
Fairly Even Thumbnail
Software • Sales • Robotics • Other • Hospitality • Hardware
New York, NY

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account