Senior Digital Design Engineer

Posted 25 Days Ago
Be an Early Applicant
San Jose, CA
In-Office
Senior level
Big Data • Information Technology
The Role
The Senior Digital Design Engineer will focus on front-end design and development of digital IP blocks, including RTL design, verification, and integration within ASIC systems, with a focus on high-performance standards.
Summary Generated by Built In

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions grounded in open standards. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. Discover more at www.asteralabs.com.

Job Description

Astera Labs is seeking a Digital Design Engineer to join our ASIC IP & Methodology team. In this role, you will contribute to the front-end design and development of high-performance digital IP blocks, including RTL design, synthesis, and verification. You will gain hands-on ownership of block-level design, integration, and debug, while working closely with senior architects and methodology experts to advance your skills. This position is ideal for engineers who want to expand into full-chip ownership and methodology, while immediately contributing to next-generation connectivity products for AI, Cloud, and Data Center markets.

Key Responsibilities

  • Develop micro-architecture and RTL implementation for digital IP blocks.
  • Perform synthesis, lint, CDC, and static timing analysis.
  • Own block-level design and verification (simulation, UVM-based flows).
  • Integrate IP blocks into larger ASIC systems and collaborate across teams to ensure timing and functionality.
  • Support silicon bring-up and debug of first silicon.
  • Contribute to design methodology improvements, automation, and best practices.
  • Work closely with senior architects to grow toward full-chip design ownership.
Basic Qualifications:
  • B.S. in Electrical or Computer Engineering (M.S. preferred).
  • 5 years of ASIC or SoC design experience in Server, Storage, Networking, or related domains.
  • Proficiency in RTL design, synthesis, and timing closure.
  • Familiarity with high-speed protocols (PCIe Gen3+, Ethernet, DDR, NVMe, USB, etc.).
  • Hands-on experience with EDA toolchains (Synopsys, Cadence).
  • Exposure to DFT concepts (scan insertion, testability).
  • Familiarity with UVM-based DV and block-level verification.
  • Experience with deep sub-micron CMOS nodes (≤28nm).
Preferred Qualifications
  • Prior involvement in silicon bring-up and debug.
  • Scripting experience (Python, Perl, TCL, or equivalent).
  • Understanding of system-level integration (SoC/ASIC).
  • Background in PCIe or Ethernet switch/retimer products.
  • Strong team-oriented mindset, with a drive to learn and take on increasing ownership.

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Cadence
Ddr
Eda Tools
Ethernet
Nvme
Pcie Gen3+
Perl
Python
Rtl
Synopsys
Tcl
Usb
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Santa Clara, CA
148 Employees
Year Founded: 2017

What We Do

Astera Labs Inc., a fabless semiconductor company headquartered in the heart of California’s Silicon Valley, is a leader in purpose-built connectivity solutions for data-centric systems throughout the data center.

Partnering with leading processor vendors, cloud service providers, seasoned investors, and world-class manufacturing companies, Astera Labs is helping customers remove performance bottlenecks in data-intensive systems that are limiting the true potential of applications such as artificial intelligence and machine learning.

The company’s product portfolio includes system-aware semiconductor integrated circuits, boards, and services to enable robust CXL, PCIe, and Ethernet connectivity.

Similar Jobs

In-Office
Santa Clara, CA, USA
6500 Employees
135K-145K Annually

Semtech Logo Semtech

Design Engineer

Internet of Things • Semiconductor
In-Office
San Diego, CA, USA
1475 Employees
120K-183K Annually

NVIDIA Logo NVIDIA

Design Engineer

Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
In-Office
Santa Clara, CA, USA
21960 Employees
136K-265K
In-Office
Santa Clara, CA, USA
6500 Employees
124K-186K

Similar Companies Hiring

Axle Health Thumbnail
Logistics • Information Technology • Healthtech • Artificial Intelligence
Santa Monica, CA
17 Employees
Scrunch AI Thumbnail
Software • SEO • Marketing Tech • Information Technology • Artificial Intelligence
Salt Lake City, Utah
Standard Template Labs Thumbnail
Software • Information Technology • Artificial Intelligence
New York, NY
10 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account