Senior Design Verification Engineer - CXL/PCIe

Posted 2 Days Ago
Be an Early Applicant
Bengaluru, Karnataka
Senior level
Big Data • Information Technology
The Role
The Senior Design Verification Engineer will be responsible for developing and executing verification plans, writing and executing test sequences, collecting and closing coverage, and collaborating with RTL designers to debug and refine verification processes. The role requires expertise in PCIe and CXL protocols along with proficiency in developing VIP abstraction layers.
Summary Generated by Built In

Astera Labs is a global leader in purpose-built connectivity solutions that unlock the full potential of AI and cloud infrastructure. Our Intelligent Connectivity Platform integrates PCIe®, CXL®, and Ethernet semiconductor-based solutions and the COSMOS software suite of system management and optimization tools to deliver a software-defined architecture that is both scalable and customizable. Inspired by trusted relationships with hyperscalers and the data center ecosystem, we are an innovation leader delivering products that are flexible and interoperable. Discover how we are transforming modern data-driven applications at www.asteralabs.com. 


Senior Design Verification Engineer

We are seeking talented Design Verification Engineers  with proven expertise in industry-standard protocols such as PCIe and CXL. You will play a key role in the functional verification of designs, from developing block-level and system-level verification plans to writing test sequences, executing tests, and collecting and closing coverage.

Responsibilities:

· Develop and execute block-level and system-level verification plans.

· Write and execute test sequences, and collect and close coverage.

· Collaborate with RTL designers to debug failures and refine verification processes.

· Utilize coding and protocol expertise to contribute to functional verification.

· Develop user-controlled random constraints in transaction-based verification methodologies.

· Write assertions, cover properties, and analyze coverage data.

· Create VIP abstraction layers for sequences to simplify and scale verification deployments.

Basic Qualifications:

· Minimum of 5 years’ experience in supporting or developing complex SoC/silicon products for server, storage, and/or networking applications.

· Strong academic and technical background in Electrical Engineering or Computer Engineering (Bachelor’s degree required, Master’s preferred).

· Professional attitude with the ability to prioritize tasks, prepare for customer meetings, and work independently with minimal guidance.

· Knowledge of industry-standard simulators, revision control systems, and regression systems.

· Entrepreneurial, open-minded behavior and a can-do attitude, with a focus on customer satisfaction.


Required Experience:

· Interpreting PCIe/CXL standard protocol specifications to develop and execute verification plans in simulation environments.

· Experience using Verification IPs from third-party vendors for PCIe/CXL, focusing on Gen3 or above.

· Ability to independently develop test plans and sequences in UVM to generate stimuli.

· Experience writing assertions, cover properties, and analyzing coverage data.

· Developing VIP abstraction layers for sequences to simplify and scale verification deployments.

Preferred Experience:

· Expertise in verifying Physical Layer, Link Layer, and Transaction Layer of PCIe/CXL protocols, including compliance on PCIe/CXL EP/RC.

· Experience with buffering and queuing with QoS on complex NOC-based SoCs.

· Analyzing performance at the system level on switching fabrics.

Salary:

Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.



We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Cxl
Pcie
Uvm
The Company
HQ: Santa Clara, CA
148 Employees
On-site Workplace
Year Founded: 2017

What We Do

Astera Labs Inc., a fabless semiconductor company headquartered in the heart of California’s Silicon Valley, is a leader in purpose-built connectivity solutions for data-centric systems throughout the data center.

Partnering with leading processor vendors, cloud service providers, seasoned investors, and world-class manufacturing companies, Astera Labs is helping customers remove performance bottlenecks in data-intensive systems that are limiting the true potential of applications such as artificial intelligence and machine learning.

The company’s product portfolio includes system-aware semiconductor integrated circuits, boards, and services to enable robust CXL, PCIe, and Ethernet connectivity.

Similar Jobs

Astera Labs Logo Astera Labs

Design Verification Engineer - CXL/PCIe

Big Data • Information Technology
Bengaluru, Karnataka, IND
148 Employees
Bangalore, Bengaluru, Karnataka, IND
100 Employees

Cadence Design Systems Logo Cadence Design Systems

Principal Verification Engineer

Cloud • Hardware • Software • Semiconductor
Bangalore, Bengaluru Urban, Karnataka, IND
8216 Employees

NVIDIA Logo NVIDIA

ASIC Verification Engineer

Artificial Intelligence • Hardware • Robotics • Software • Metaverse
Bengaluru, Bengaluru Urban, Karnataka, IND
21960 Employees

Similar Companies Hiring

Silverfort Thumbnail
Security • Sales • Information Technology • Cybersecurity • Automation
GB
357 Employees
Jobba Trade Technologies, Inc. Thumbnail
Software • Professional Services • Productivity • Information Technology • Cloud
Chicago, IL
45 Employees
InCommodities Thumbnail
Renewable Energy • Machine Learning • Information Technology • Energy • Automation • Analytics
Austin, TX
234 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account