Principal Physical Design Engineer (STA)

Reposted 5 Days Ago
Easy Apply
Be an Early Applicant
San Jose, CA, USA
In-Office
209K-250K Annually
Senior level
Big Data • Information Technology
The Role
Drive planning, coordination, and execution in the design of ASICs for connectivity products, collaborating across teams for successful delivery.
Summary Generated by Built In

Astera Labs (NASDAQ: ALAB) provides rack-scale AI infrastructure through purpose-built connectivity solutions. By collaborating with hyperscalers and ecosystem partners, Astera Labs enables organizations to unlock the full potential of modern AI. Astera Labs’ Intelligent Connectivity Platform integrates CXL®, Ethernet, NVLink, PCIe®, and UALink™ semiconductor-based technologies with the company’s COSMOS software suite to unify diverse components into cohesive, flexible systems that deliver end-to-end scale-up, and scale-out connectivity. The company’s custom connectivity solutions business complements its standards-based portfolio, enabling customers to deploy tailored architectures to meet their unique infrastructure requirements. Discover more at www.asteralabs.com.

As an Astera Labs Principal Physical Design Engineer (STA) you will play a crucial role in driving the planning, coordination, and execution supporting the design of Astera Labs' portfolio of connectivity ASICs used in the world's leading cloud service providers, server and network OEMs. This role requires end-to-end STA ownership across design stages, deep technical expertise, and close collaboration with RTL, physical design, and verification teams to ensure robust full-chip timing convergence. This role is fully on-site and in-person.

Key Responsibilities

  • Drive timing closure from RTL through sign-off, ensuring robust timing across complex SoCs.
  • Develop and validate SDC constraints, including MMMC setup, to enable accurate and efficient STA analysis.
  • Define and manage I/O timing budgets across hierarchical designs.
  • Apply advanced sign-off methodologies at TSMC 7nm and below, including OCV/AOCV and PVT effects.
  • Leverage ETM libraries for hierarchical timing analysis and correlation, balancing runtime and accuracy.
  • Provide actionable timing feedback at both block and full-chip levels, including root cause analysis and ECO guidance.
  • Manage large-scale multi-corner/multi-mode STA runs with automation, partitioning, and efficient resource usage.
  • Generate and validate timing ECOs, partnering with physical design and RTL teams for quick closure.
  • Partner closely with design, implementation, and verification teams to drive timing convergence, providing sign-off level expertise and guidance.

Basic Qualifications

  • Bachelor’s in Electrical Engineering or Computer Science required; Master’s preferred.
  • ≥10 years of experience in timing analysis and sign-off for complex SoCs in Server, Storage, or Networking applications.
  • Expertise in timing constraints, STA methodology, and timing closure at both block and full-chip level.
  • Strong knowledge of synthesis, place-and-route, extraction, and equivalence checking flows in advanced nodes (7nm or below).
  • Proficiency with Cadence and/or Synopsys physical design/STA toolchains.
  • Strong scripting ability (Tcl, Python, Perl).
  • Ability to work independently with strong prioritization and a professional, customer-focused mindset.

Preferred Experience

  • Familiarity with high-speed SERDES and Ethernet PHY timing challenges.
  • Knowledge of ECO methodologies, DFT tools, and test coverage analysis.
  • Experience working with IP vendors for both RTL and hard-macro integration.
  • SystemVerilog/Verilog familiarity.

The base salary range is USD 209,000.00 USD – USD 250,000.00. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.  

We know that creativity and innovation happen more often when teams include diverse ideas, backgrounds, and experiences, and we actively encourage everyone with relevant experience to apply, including people of color, LGBTQ+ and non-binary people, veterans, parents, and individuals with disabilities.

Top Skills

Cadence
Perl
Python
Synopsys
System Verilog
Tcl
Verilog
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Santa Clara, CA
148 Employees
Year Founded: 2017

What We Do

Astera Labs Inc., a fabless semiconductor company headquartered in the heart of California’s Silicon Valley, is a leader in purpose-built connectivity solutions for data-centric systems throughout the data center. Partnering with leading processor vendors, cloud service providers, seasoned investors, and world-class manufacturing companies, Astera Labs is helping customers remove performance bottlenecks in data-intensive systems that are limiting the true potential of applications such as artificial intelligence and machine learning. The company’s product portfolio includes system-aware semiconductor integrated circuits, boards, and services to enable robust CXL, PCIe, and Ethernet connectivity.

Similar Jobs

Micron Technology Logo Micron Technology

Financial Analysis Manager - NAND Portfolio

Artificial Intelligence • Hardware • Information Technology • Machine Learning
In-Office
3 Locations
45000 Employees
117K-264K Annually

ServiceNow Logo ServiceNow

Senior Manager, Global Media AMS

Artificial Intelligence • Cloud • HR Tech • Information Technology • Productivity • Software • Automation
Remote or Hybrid
Santa Clara, CA, USA
28000 Employees
156K-272K Annually

ServiceNow Logo ServiceNow

Manager, AMS Media

Artificial Intelligence • Cloud • HR Tech • Information Technology • Productivity • Software • Automation
Remote or Hybrid
Santa Clara, CA, USA
28000 Employees
127K-222K Annually

ServiceNow Logo ServiceNow

Consultant

Artificial Intelligence • Cloud • HR Tech • Information Technology • Productivity • Software • Automation
Remote or Hybrid
United States
28000 Employees
134K-178K Annually

Similar Companies Hiring

Axle Health Thumbnail
Logistics • Information Technology • Healthtech • Artificial Intelligence
Santa Monica, CA
19 Employees
Scrunch  Thumbnail
Artificial Intelligence • Information Technology • Marketing Tech • Software • SEO
Salt Lake City, Utah
Standard Template Labs Thumbnail
Software • Information Technology • Artificial Intelligence
New York, NY
15 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account