Principal Design Verification Engineer

Posted 20 Days Ago
Be an Early Applicant
Sunnyvale, CA, USA
In-Office
250K-280K Annually
Senior level
Hardware • Semiconductor • Manufacturing
Bring your biggest ideas to life with the world's fastest Graphics Processors.
The Role
As a Principal Design Verification Engineer, you will lead verification strategies and teams for complex IPs or full-chip SoCs, ensuring high-quality silicon delivery through comprehensive verification methodologies and cross-functional collaboration.
Summary Generated by Built In

Bolt Graphics is a semiconductor startup based in Sunnyvale, CA building the fastest and most efficient graphics processors. We pride ourselves on our first principles approach to solving problems. We are energized by our mission to reduce the barrier of entry for content creation and consumption. Our goal is to enable everyone to easily create, simulate and consume immersive experiences as vividly as they can imagine them.

Our Values

  • Be Fearless: Unmute yourself. Test boundaries and get proven right.
  • Remain Adaptable: Stay comfortable in a continuously changing world. If you’re wrong, concede and move on.
  • Educate Your Ego: Selflessly collaborate towards our shared purpose.

About the role:


As a Principal Design Verification Engineer, you will own the verification strategy and execution for complex IPs or full-chip SoC. You will lead a team of verification engineers, define methodologies, drive coverage closure, and ensure high-quality silicon delivery. 


What you'll do:


Leadership & Strategy

  • Define and drive end-to-end verification strategy (block → subsystem → full-chip)
  • Build, mentor, and scale a high-performing DV team
  • Establish verification plans, milestones, and coverage goals
  • Drive alignment across architecture, RTL, and physical design teams
Verification Execution
  • Lead development of UVM-based verification environments
  • Define testbench architecture, stimulus strategy, and reusable components
  • Drive functional, code, and assertion coverage closure
  • Oversee regression infrastructure, debug, and signoff criteria
Advanced Verification & Signoff
  • Drive GLS (Gate-Level Simulation) with SDF annotation and timing-aware debug
  • Manage low-power verification (UPF/CPF) and power-aware simulation
  • Oversee formal verification, linting, CDC/RDC analysis
  • Ensure robust reset, clocking, and cross-domain verification
Cross-Functional Collaboration
  • Work with RTL teams on design-for-verification (DFV) improvements
  • Collaborate with PD teams on timing-related verification issues
  • Support post-silicon bring-up and debug
  • Interface with customers/partners on verification readiness and quality

Required Qualifications:

  • Bachelor’s/Master’s degree in Electrical Engineering or related field
  • 12–15 years of experience in ASIC/SoC design verification
  • Proven experience leading verification teams and delivering multiple tapeouts
  • Strong expertise in:
    • SystemVerilog and UVM methodology
    • Functional coverage, assertions (SVA), and constrained-random verification
    • Debugging complex SoC-level issues
  • Hands-on experience with industry-standard tools such as:
    • Synopsys VCS / Cadence Xcelium
    • Synopsys Verdi
  • Strong understanding of:
    • Clock/reset domain crossings (CDC/RDC)
    • Low-power verification methodologies
    • Gate-level simulation and SDF annotation
  • Excellent leadership, communication, and problem-solving skills

Preferred Qualifications:

  • Experience in CPU/GPU/AI/Networking SoCs
  • Expertise in GLS debug (X-propagation, SDF issues, timing failures)
  • Familiarity with emulation platforms (e.g., Synopsys ZeBu)
  • Experience with post-silicon validation and bring-up
  • Knowledge of performance verification and system-level validation
  • Strong scripting skills (Python/TCL) for automation and regression scaling


Compensation Range: $250,000–$280,000 per year (California). This range represents the anticipated base pay for this role based in California; the final offer may vary based on qualifications, experience, and location.

Benefits:

  • Medical, Dental, & Vision - 100% covered premiums
  • Equity - Stock Options
  • 401(k) match
  • WFH Hardware


Bolt is committed to building a diverse and inclusive environment in which we recognize and value each other’s differences as well as fostering a culture that promotes its core values: Professionalism, Integrity, and Respect. As an equal opportunity employer, all qualified applicants will receive consideration for employment without regard to race, color, religion, sex, sexual orientation, gender identity, genetic information, national origin, age, disability, or status as a protected veteran.

Skills Required

  • Bachelor's/Master's degree in Electrical Engineering or related field
  • 12-15 years of experience in ASIC/SoC design verification
  • Proven experience leading verification teams and delivering multiple tapeouts
  • Strong expertise in SystemVerilog and UVM methodology
  • Hands-on experience with Synopsys VCS / Cadence Xcelium and Synopsys Verdi
  • Understanding of Clock/reset domain crossings (CDC/RDC)
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Sunnyvale, CA
59 Employees
Year Founded: 2020

What We Do

Bolt Graphics is a semiconductor startup building the fastest and most efficient graphics processors. Power consumption continues to rise with minimal performance improvements, resulting in increased cost and negative environmental impact. Hardware hasn’t kept up with consumer expectations, especially in industries like architecture, engineering, film, advertising, gaming, & scientific research. Our customers came to us to solve their two main problems: performance and power consumption. At Bolt Graphics, we constantly ask ourselves, “Why is it done this way?” and “How can we do it better?” This mindset enables our team to achieve orders of magnitude faster renders and simulations and drives our goal for everyone to create, simulate, and consume immersive experiences.

Similar Jobs

Micron Technology Logo Micron Technology

Principal Engineer

Artificial Intelligence • Hardware • Information Technology • Machine Learning
In-Office
San Jose, CA, USA
45000 Employees
168K-336K Annually

Micron Technology Logo Micron Technology

Principal Engineer

Artificial Intelligence • Hardware • Information Technology • Machine Learning
In-Office
San Jose, CA, USA
45000 Employees
168K-336K Annually

Marvell Technology Logo Marvell Technology

Principal, Design Verification Engineer, UAL and PCIe Subsystems

Artificial Intelligence • Automotive • Semiconductor
In-Office
Santa Clara, CA, USA
6500 Employees
159K-238K Annually
In-Office or Remote
10 Locations
10001 Employees
231K-323K Annually

Similar Companies Hiring

Fortune Brands Innovations Thumbnail
Manufacturing
Deerfield, IL
2450 Employees
Fairly Even Thumbnail
Hardware • Other • Robotics • Sales • Software • Hospitality
New York, NY
30 Employees
Amalgamated Sugar Thumbnail
Food • Greentech • Agriculture • Industrial • Manufacturing
Boise, Idaho
768 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account