Physical Design Tech Lead/Engineer

Reposted 23 Days Ago
Be an Early Applicant
San Jose, CA
In-Office
143K-207K Annually
Senior level
Artificial Intelligence • Internet of Things • Machine Learning • Semiconductor
The Role
As a Sr. Physical Design Tech Lead/Engineer, you will manage backend implementation from RTL/netlist to GDSII for FPGA/SoC. Responsibilities include leading design tasks, PPA optimization, collaboration with teams, and improving design flows.
Summary Generated by Built In
Job Details:

Job Description:

About Altera

Accelerating Innovators — Altera provides leadership programmable solutions that are easy to use and deploy, across the cloud to the edge, enabling limitless possibilities for AI. Our broad portfolio includes FPGAs, SoCs, CPLDs, IP, development tools, system-on-modules, SmartNICs and IPUs, offering the flexibility to accelerate innovation. 

Our innovation in programmable logic began in 1983. Since then we’ve delivered the tools and technologies that empower customers to innovate, differentiate, and succeed in their markets. 

Join us on our journey to becoming the world’s #1 FPGA company!

About the Role

As a Sr. Physical Design Tech Lead/Engineer at Altera, you will play a critical role in our backend implementation flow - from RTL/netlist through to GDSII/tape-out for FPGA/SoC devices. You will interface with architecture, logic design, DFT, CAD/EDA, and manufacturing teams to achieve our performance/power/area (PPA) goals, with particular emphasis on programmable logic structures, block and full-chip integration, and the unique demands of FPGA technologies (e.g., configurable logic blocks, routing fabrics, I/O rings, on-chip power domains). 

Key Responsibilities 

  • Lead and execute physical design implementation tasks (floorplanning, power planning, placement, clock tree synthesis (CTS), routing, engineering change orders (ECO), extraction, sign-off preparation) from netlist to GDSII. 

  • Apply PPA optimization techniques (performance / timing closure, power reduction, area efficiency) across blocks or full-chip hierarchies. 

  • Collaborate with front-end design, architecture, CAD/EDA tool teams to ensure physical design constraints, timing budgets, power budgets and DFT Insertions are met. 

  • Develop and improve physical design flows, methodologies, scripts and automation frameworks (TCL, Python, Perl) to accelerate turnaround, improve QoR and reduce manual intervention. 

  • Participate in timing, power, EM/IR integrity, signal/power noise, DRC/LVS/ERC verification and sign-off readiness. 

  • Integrate FPGA-specific physical design aspects: configurable logic block placement, fabric routing, I/O ring optimization, power domains for programmable regulation, and yield optimization. 

  • Work closely with manufacturing and packaging partners to ensure implementation is manufacturable (DFM/DFY), meets yield targets and meets high-volume production requirements. 

  • Debug physical design issues, interact with CAD tool vendors and internal tool teams to drive tool enhancements or workarounds. Mentor and collaborate with junior engineers; contribute to reviews, documentation of flows, and continuous process improvement. 

Salary Range 

 

The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance.  

$142,600 - $206,500 USD

 

We use artificial intelligence to screen, assess, or select applicants for the position.

Qualifications:

Minimum Qualifications:

Bachelor’s in Electrical Engineering, Computer Engineering or related field with 10+ years of experience in the following skills: 

  • Hands-on experience in digital/SoC physical design (synthesis through P&R through signoff). 

  • Experience with industrystandard EDA tools (e.g., Synopsys IC Compiler/ Fusion, Cadence Innovus/Encounter, PrimeTime, STAR-RCX, Calibre) for high speed digital ASIC/SoC implementation.  

  • scripting/programming experience (TCL, Python, Perl, shell) for flow automation and productivity enhancement. 

  • Physical design flow experience: floor-planning, CTS, placement, routing, gating power domains, clock domain crossing, multi-power domain design, timing closure, ECOs, DRC/LVS/DFM issues. 

  • Experience in power/IR analysis, signal/power integrity reports, and propose corrective actions. 

  • Experience interfacing with front-end teams (RTL, architecture), CAD/EDA tool teams, manufacturing and packaging teams. 

Preferred Qualifications 

Hands on experience in the following tools:

  • Primetime (Tempus)

  • Fusion Compiler (ICC/ICC2/Innovus)

  • Calibre 

  • Conformal (Formality)

  • Redhawk (Voltus)

  • Tetramax/Tessent

Job Type: Regular

Shift:Shift 1 (United States of America)

Primary Location:San Jose, California, United States

Additional Locations:

Posting Statement:All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Top Skills

Cadence Innovus
Calibre
Cplds
Development Tools
Fpgas
Ip
Perl
Primetime
Python
Socs
Star-Rcx
Synopsys Ic Compiler
Tcl
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: San Jose, California
1,612 Employees
Year Founded: 1983

What We Do

Altera: Accelerating Innovators
Altera provides leadership programmable solutions that are easy-to-use and deploy in applications from cloud to edge, offering limitless AI possibilities. Our end-to-end broad portfolio of products including FPGAs, CPLDs, Intellectual Property, development tools, System on Modules, SmartNICs and IPUs provide the flexibility to accelerate innovation. Altera is helping to shape the future through pioneering innovation that unlocks extraordinary possibilities for everyone on the planet.

Similar Jobs

Snap Inc. Logo Snap Inc.

Design Engineer

Artificial Intelligence • Cloud • Machine Learning • Mobile • Software • Virtual Reality • App development
Hybrid
Los Angeles, CA, USA
5000 Employees
133K-235K Annually

True Anomaly Logo True Anomaly

Program Manager

Aerospace • Artificial Intelligence • Hardware • Machine Learning • Software • Defense • Manufacturing
In-Office
2 Locations
220 Employees
175K-250K Annually

Relativity Space Logo Relativity Space

Manufacturing Engineer

Aerospace • Hardware • Robotics • Software • Manufacturing
Easy Apply
In-Office
Long Beach, CA, USA
1800 Employees
130K-166K Annually

BlackRock Logo BlackRock

Associate, Index Fixed Income Algo Engineer

Fintech • Information Technology • Financial Services
In-Office
San Francisco, CA, USA
25000 Employees
116K-155K Annually

Similar Companies Hiring

Standard Template Labs Thumbnail
Software • Information Technology • Artificial Intelligence
New York, NY
10 Employees
Scotch Thumbnail
Software • Retail • Payments • Fintech • eCommerce • Artificial Intelligence • Analytics
US
25 Employees
Idler Thumbnail
Artificial Intelligence
San Francisco, California
6 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account