Physical Design (all experience range)

Posted 6 Days Ago
Be an Early Applicant
3 Locations
Remote or Hybrid
Entry level
Manufacturing
The Role
As a Design Team Member, you will implement digital blocks to full-chip designs, focusing on physical design constraints and ensuring manufacturability by coordinating with various engineering teams.
Summary Generated by Built In
About Tylsemi

Tylsemi is building and scaling high-impact semiconductor operations. We partner across design, manufacturing, and supply chain to bring silicon from concept to high-volume production with speed, quality, and predictable execution.

Role Overview

As Design Team Member at Tylsemi, you will drive the implementation of digital blocks and/or full-chip designs from netlist to tapeout, partnering closely with RTL, verification, DFT, and signoff teams. This role is open across experience levels (0–30 years) and is ideal for leaders and engineers who enjoy solving complex timing, power, and physical constraints to deliver manufacturable, high-quality silicon.

What You’ll Do
  • Own physical implementation for blocks/subsystems/top-level: floorplanning, power planning, placement, CTS, routing, and ECO closure

  • Develop and refine constraints (SDC) in collaboration with RTL/STA; ensure constraints are consistent, complete, and implementation-ready

  • Drive timing closure across modes/corners, including setup/hold closure, clock quality, and path optimization

  • Close physical signoff requirements: DRC/LVS, IR drop/EM, antenna, density/fill, and manufacturability checks

  • Analyze and resolve congestion, utilization, and routing challenges; propose floorplan/architecture improvements when needed

  • Partner with STA and signoff teams to debug violations and implement clean, reviewable ECOs

  • Collaborate with DFT on scan/MBIST/DFT constraints and physical requirements; ensure implementation supports testability goals

  • Support low-power implementation (UPF/CPF intent awareness), multi-voltage domains, level shifters/isolation, and power gating as applicable

  • Create and maintain flow automation, checks, and reporting (Tcl/Python) to improve predictability and execution speed

  • Contribute to tapeout readiness: documentation, checklists, design reviews, and root-cause analysis of issues to prevent recurrence

What We’re Looking For
  • Hands-on experience with ASIC physical design implementation and closure (scope aligned to level of experience)

  • Strong understanding of digital design fundamentals, timing concepts, and physical effects (RC, crosstalk, clocking, variability)

  • Ability to debug systematically using reports/logs and to communicate clear problem statements and action plans

  • Comfort working cross-functionally with RTL, verification, DFT, STA, and signoff to resolve issues efficiently

  • Good engineering hygiene: version control, reproducible runs, clean documentation, and review-friendly ECO practices

Required Skills
  • ASIC design

Nice to Have
  • Experience with industry-standard P&R and signoff tools (e.g., Innovus/ICC2, PrimeTime, Calibre/ICV, RedHawk/Voltus or equivalents)

  • Advanced timing closure experience (useful skew, CRPR, OCV/AOCV/POCV, SI-aware optimization)

  • Experience with hierarchical design methodologies, chip-level integration, and multi-die/advanced packaging awareness

  • Low-power implementation experience (UPF), multi-corner multi-mode (MCMM) flows, and power integrity closure

  • Strong scripting/automation skills (Tcl/Python) and ability to build robust PD utilities and dashboards

  • Experience with foundry signoff requirements and tapeout checklists for advanced nodes

Success in This Role Looks Like
  • Predictable execution from floorplan to tapeout with clear milestones, risk tracking, and high-quality deliverables

  • Clean signoff (timing, DRC/LVS, IR/EM) with well-documented closure strategies and minimal late surprises

  • Fast, methodical debug and ECO turnaround that reduces schedule risk and improves overall team velocity

  • Strong collaboration that improves constraints quality, reduces iteration loops, and strengthens tapeout readiness

Location
  • Bengaluru, India

  • International

Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
10 Employees

Similar Jobs

Zscaler Logo Zscaler

Development Manager

Cloud • Information Technology • Security • Software • Cybersecurity
Easy Apply
Remote or Hybrid
Bangalore, Bengaluru, Karnataka, IND
8697 Employees

ServiceNow Logo ServiceNow

Architect

Artificial Intelligence • Cloud • HR Tech • Information Technology • Productivity • Software • Automation
Remote or Hybrid
Bangalore, Bengaluru Urban, Karnataka, IND
28000 Employees

Cloudflare Logo Cloudflare

Public Policy Intern, APJC (July to December 2026)

Cloud • Information Technology • Security • Software • Cybersecurity
Remote or Hybrid
2 Locations
4400 Employees

Mastercard Logo Mastercard

Manager, Product Management-Technical

Blockchain • Fintech • Payments • Consulting • Cryptocurrency • Cybersecurity • Quantum Computing
Remote or Hybrid
Vadodara, Gujarat, IND
38800 Employees

Similar Companies Hiring

Turion Space Thumbnail
Aerospace • Artificial Intelligence • Hardware • Information Technology • Software • Defense • Manufacturing
Irvine, CA
150 Employees
Fortune Brands Innovations Thumbnail
Manufacturing
Deerfield, IL
2450 Employees
Amalgamated Sugar Thumbnail
Food • Greentech • Agriculture • Industrial • Manufacturing
Boise, Idaho
768 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account