Packet Processor Architect

Reposted 23 Days Ago
Be an Early Applicant
Saratoga, CA
In-Office
215K-300K Annually
Expert/Leader
Artificial Intelligence • Semiconductor
The Role
Lead the design and implementation of packet processing architectures for high-performance networking ASICs, collaborating with various engineering teams to meet system requirements and optimize performance.
Summary Generated by Built In

About Eridu AI 

Eridu AI is a Silicon Valley hardware startup focused on accelerating training and inference performance for large AI models. Today’s AI model performance is often gated by infrastructure bottlenecks. Eridu AI introduces multiple industry-first innovations across semiconductors, software and systems to deliver solutions that improves AI data center performance to increase GPU utilization while simultaneously reducing capex and power. Eridu AI’s solution and value proposition have been widely validated with several hyperscalers.  

  

The company is led by a veteran team of Silicon Valley executives and engineers with decades of experience in state-of-the-art semiconductors, optics, software, and systems, including serial entrepreneur Drew Perkins, co-founder of Infinera (NASDAQ: INFN), Lightera (acq. by Ciena), Gainspeed (acq. by Nokia) and Mojo Vision (World’s leading micro-LED display company and developer of the first augmented reality contact lens).


Position Overview

We are looking for a highly experienced Packet Processor Architect to lead the definition and implementation of Eridu's industry leading Networking ASIC. This is a unique opportunity to help shape the future of AI Networking. 


Responsibilities 

  • Define and architect packet processing pipelines including related lookup tables and metadata structures for high-performance networking ASICs, including ingress/egress processing, switching/bridging and routing, hash tables and memory lookups, classification, ACL, various tunneling protocols like VxLAN, GRE, IPinIP, QoS, scheduling, traffic management, and congestion control.
  • Work closely with the CTO to translate high-level system requirements and customer use cases into detailed architecture and functional specifications.
  • Collaborate with the chip and system microarchitects to align the packet processor architecture with system-level goals for throughput, latency, programmability, and power efficiency.
  • Lead modeling and feasibility analysis of packet flow behavior across L2/L3/L4 layers to validate architectural choices, including throughput, latency, power and area efficiencies.
  • Drive architectural decisions involving classification, table and lookup optimizations, resource allocation and scalability.
  • Work closely with RTL, Verification, Firmware, and Physical Design teams to ensure seamless design implementation and handoff.
  • Guide integration of internal and external IPs (e.g., TCAM, MAC, PCIe, SerDes, DMA) into the broader packet architecture.
  • Participate in design reviews, performance modeling, Test and Verification strategies and architectural trade-off analysis. Provide support for various networking protocols and standards related to packet processing
  • Contribute to post-silicon validation and tuning of packet flows for performance and correctness. Investigate and resolve complex issues related to packet processing, working closely with cross-functional teams including hardware engineers, firmware developers, and system architects.
  • Define architecture-level development methodologies and influence cross-functional design best practices.

Qualifications

  • MSEE or equivalent with 15+ years of experience in networking or data-path ASIC architecture and design.
  • Proven success in architecting packet-processing engines in high-throughput ASICs or SoCs. Experience in designing hash functions, hash tables and lookup engine optimizations.
  • Deep understanding of networking protocols (Ethernet, TCP/IP, UDP, VLAN, MPLS, RoCE, etc.) and their hardware implications.
  • Familiarity with programmable pipelines, parser/deparser logic, and hardware scheduling engines.
  • Demonstrated expertise in microarchitecture definition, performance modeling, and trade-off analysis.
  • Solid experience working across the ASIC development lifecycle, from concept through productization.
  • Experience in high-speed I/O integration (e.g., PCIe Gen5/Gen6, UCIe, SerDes, DMA engines) is a plus.
  • Understanding of physical design implications on packet architecture (e.g., timing, area, power).
  • Strong analytical and problem-solving abilities, with meticulous attention to detail in troubleshooting and debugging complex networking issues. Exceptional written and verbal communication skills, including the ability to document and present complex architectural concepts clearly.

Why Join Us?

At Eridu AI, you’ll have the opportunity to shape the future of AI infrastructure, working with a world-class team on groundbreaking technology that pushes the boundaries of AI performance. Your contributions will directly impact the next generation of AI networking solutions, transforming data center capabilities.  

   

The starting base salary for the selected candidate will be established based on their relevant skills, experience, qualifications, work location, market trends, and the compensation of employees in comparable roles.

Top Skills

Asic
Ethernet
Gre
Ipinip
Mpls
Pcie
System On Chip
Tcp/Ip
Udp
Vlan
Vxlan
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Saratoga, California
50 Employees
Year Founded: 2024

What We Do

Eridu AI is a Silicon Valley startup focused on accelerating the performance of large AI models. The company is led by a veteran team of Silicon Valley executives and engineers with decades of experience in state-of-the-art semiconductors, systems and software, including serial entrepreneur Drew Perkins, co-founder of Infinera (NASDAQ: INFN), Lightera (acquired by Ciena), Gainspeed (acquired by Nokia) and Mojo Vision (the world’s leading micro-LED display company and developer of the first augmented reality contact lens).

Similar Jobs

BlackLine Logo BlackLine

Software Engineer

Cloud • Fintech • Information Technology • Machine Learning • Software • App development • Generative AI
Remote or Hybrid
Pleasanton, CA, USA
1810 Employees
193K-242K Annually

BlackLine Logo BlackLine

Senior Software Engineer

Cloud • Fintech • Information Technology • Machine Learning • Software • App development • Generative AI
Remote or Hybrid
Pleasanton, CA, USA
1810 Employees
156K-196K Annually

SailPoint Logo SailPoint

Sr. Cybersecurity Controls Analyst

Artificial Intelligence • Cloud • Sales • Security • Software • Cybersecurity • Data Privacy
Remote or Hybrid
United States
2461 Employees
87K-162K Annually

Achieve Logo Achieve

Senior Data Scientist

Fintech • Professional Services • Sales • Financial Services
Hybrid
San Mateo, CA, USA
2231 Employees
150K-185K Annually

Similar Companies Hiring

Scotch Thumbnail
Software • Retail • Payments • Fintech • eCommerce • Artificial Intelligence • Analytics
US
25 Employees
Milestone Systems Thumbnail
Software • Security • Other • Big Data Analytics • Artificial Intelligence • Analytics
Lake Oswego, OR
1500 Employees
Idler Thumbnail
Artificial Intelligence
San Francisco, California
6 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account