Responsibilities:
- Design and integration of IPs in SoC based on high-level architectural specifications from customer.
- Perfom Lint/CDC checks on the design for quality assurance and resolve issues related to the same.
- Create synthesis constraints for the disign at IP and Soc level and perform basic synthesis for PPA optimization.
- Create detailed Microarchitectural Specification Documents for the Design.
- Provide support to verification team for test plan creation, coverage analysis and feature debug.
- Provide support to physical design team as needed for implementation of design.
- Use innovative solutions to automate repetitive tasks.
- Collaborate within and across teams for effective project execution.
Requirements:
- B.E/B.Tech/M.Tech with around 4-7 years of experience as digital design engineer.
- Good knowledge of digital design fundametals and Veriog/SV.
- Good knowledge of Lint/CDC tools and ability to create setup from scratch.
- Knowledge of creating synthesis constraints and STA. Knowledge of synthesis tool is a plus.
- Knowlege of simulation tools (Xcelium, Verisium) to support Verification.
- Experience with AMBA protocols and other ARM IPs is a plus.
- Experience with high speed IPs like PCIe, Ethernet, DDR is a plus.
- Knowledge of Scripting languages (python/Perl/Tcl).
- Ability to innovate and automate repetitive tasks
- Good communication skills for effective collaboration within and across teams.
Top Skills
What We Do
Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence® software, hardware and IP are used by customers to deliver products to market faster. The company's Intelligent System Design strategy helps customers develop differentiated products—from chips to boards to intelligent systems—in mobile, consumer, cloud, data center, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine's 100 Best Companies to Work For.







