Senior Physical Design Engineer

Reposted 16 Days Ago
Be an Early Applicant
Singapore
In-Office
Mid level
Hardware • Software • Semiconductor
The Role
Design and optimize SoCs using advanced physical design methodologies. Manage design constraints, collaborate with teams, and mentor junior engineers.
Summary Generated by Built In

Silicon Labs (NASDAQ: SLAB) is the leading innovator in low-power wireless connectivity, building embedded technology that connects devices and improves lives. Merging cutting-edge technology into the world’s most highly integrated SoCs, Silicon Labs provides device makers the solutions, support, and ecosystems needed to create advanced edge connectivity applications. Headquartered in Austin, Texas, Silicon Labs has operations in over 16 countries and is the trusted partner for innovative solutions in the smart home, industrial IoT, and smart cities markets. Learn more at www.silabs.com.

What we’re looking for:

We are seeking a highly skilled Design Engineer to join our Silicon Engineering team. This role involves driving the design, implementation, and optimization of cutting-edge SoCs through advanced physical design methodologies. The ideal candidate will have deep expertise in synthesis, floorplanning, place-and-route, timing closure, power/performance optimization, and sign-off flows.

Skills you’ll need:

  • Execute the end-to-end physical design flow for complex SoCs and IP blocks (from RTL handoff to GDSII).

  • Define and drive floorplanning, clock-tree synthesis (CTS), placement, routing, and timing closure strategies.

  • Own and optimize power, performance, and area (PPA) metrics for assigned designs.

  • Manage design constraints, synthesis strategies, and sign-off criteria (timing, IR drop, EM, DRC/LVS).

  • Collaborate with front-end RTL, DFT, verification, and packaging teams to ensure seamless integration.

  • Drive EDA tool flow automation and methodology enhancements for improved efficiency and scalability.

  • Mentor and guide junior engineers, fostering technical growth and design excellence.

  • Work closely with foundries and vendors on process technology bring-up, PDK updates, and tape-out readiness.

Education and/or Experience:

  • Bachelor’s or Master’s degree in Electrical Engineering, VLSI, or related field.

  • 4+ years of experience in ASIC physical design

  • Hands-on expertise in EDA tools: Synopsys (ICC2, Fusion Compiler, PrimeTime),

  • Cadence (Innovus, Tempus), or equivalent.

  • Strong background in timing analysis, low-power methodologies, and ECO

  • flows.

  • Solid understanding of architecture-to-GDSII flows and sign-off requirements.

  • Experience with chip-level integration and hierarchical design methodologies.

  • Knowledge of low-power design techniques (UPF/CPF, power gating, DVFS).

  • Familiarity with DFT, STA, and physical verification methodologies.

  • Exposure to multi-clock, multi-voltage, and multi-domain designs

  • Excellent problem-solving and communication skills.

Benefits & Perks:

Not only will you be joining a highly skilled and tight-knit team where every engineer makes a significant impact on the product; we also strive for good work/life balance and to make our environment welcoming and fun.

  • Employee Stock Purchase Program (ESPP)

  • Medical and dental insurance coverage including spouse and child(ren)

  • Bi yearly health screening and flu vaccination

  • Office location is above Tai Seng MRT station

#LI-Hybrid

#LI-DK1

Silicon Labs is an equal opportunity employer and values the diversity of our employees. Employment decisions are made on the basis of qualifications and job-related criteria without regard to race, religion, color, national origin, gender, sexual orientation, age, marital status, veteran status, or disability status, or any other characteristic protected by applicable law.

Top Skills

Cadence Innovus
Cadence Tempus
Eda Tools
Synopsys Fusion Compiler
Synopsys Icc2
Synopsys Primetime
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Austin, TX
1,900 Employees
Year Founded: 1996

What We Do

We are a leader in secure, intelligent wireless technology for a more connected world. Our integrated hardware and software platform, intuitive development tools, unmatched ecosystem and robust support make us the ideal long-term partner in building advanced industrial, commercial, home and life applications. We make it easy for developers to solve complex wireless challenges throughout the product lifecycle and get to market quickly with innovative solutions that transform industries, grow economies and improve lives.

Why Work With Us

Our incredibly talented team is comprised of innovative risktakers pushing the bounds of what’s possible. We’re problem solvers first, addressing the industry’s biggest challenges to transform industries, grow economies and improve lives.

Gallery

Gallery

Similar Jobs

In-Office
Singapore, SGP
6500 Employees
In-Office
Singapore, SGP
6500 Employees

Airwallex Logo Airwallex

Manager, Third Party Risk

Artificial Intelligence • Fintech • Payments • Financial Services • Generative AI
In-Office
Singapore, SGP
1800 Employees

Wise Logo Wise

Operations Specialist

Fintech • Mobile • Payments • Software • Financial Services
Hybrid
Singapore, SGP
6500 Employees

Similar Companies Hiring

Standard Template Labs Thumbnail
Software • Information Technology • Artificial Intelligence
New York, NY
10 Employees
PRIMA Thumbnail
Travel • Software • Marketing Tech • Hospitality • eCommerce
US
15 Employees
Scotch Thumbnail
Software • Retail • Payments • Fintech • eCommerce • Artificial Intelligence • Analytics
US
25 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account