DFT Engineer

Reposted 13 Days Ago
Be an Early Applicant
Hiring Remotely in USA
Remote
160K-220K Annually
Senior level
Artificial Intelligence • Hardware • Semiconductor
Stronger Network. Faster Inference.
The Role
Seeking an experienced DFT Verification Engineer to ensure ASIC DFT logic correctness, building robust verification environments, and collaborating with design engineers on high-quality silicon delivery.
Summary Generated by Built In

DFT Engineer - Verification

Who we are:

We are a stealth-mode startup building foundational technology to address performance, scalability, and resiliency challenges in large-scale AI data center clusters. We are backed by top-tier VC firms and notable angel investors.
The company is led by experienced builders and operators who have founded companies, taken them to scale, and exited successfully. We work with a strong sense of unity and shared responsibility, and we expect trust, integrity, and respect in how we collaborate and make decisions. We hold ourselves accountable to one another and to the quality of the work we deliver.
Headquartered in Silicon Valley, we operate across a mix of remote and on-site locations in the U.S. and Canada. We aim to create an environment where people are treated fairly, supported in their growth, and are empowered to do meaningful work alongside others who take the craft seriously.

What we need:

An experienced DFT Verification Engineer responsible for ensuring the functionality, correctness, and quality of ASIC DFT logic. This role focuses on building robust verification environments, executing coverage-driven verification plans, and working closely with DFT design engineers and manufacturing engineers to deliver reliable, high-quality silicon.
The ideal candidate has deep hands-on experience with SystemVerilog, UVM (or similar methodologies), and modern verification workflows, and is comfortable driving verification efforts from planning through closure. The ideal candidate is also knowledgeable about DFT topics such as scan/ATPG, JTAG, ijtag (ICL/PDL), boundary scan, MBIST, memory repair, and fuseboxes. Should have experience with gate-level simulation and tester pattern formats such as STIL.

Key Responsibilities:

  • Develop, implement, and maintain RTL verification environments using UVM or equivalent methodologies

  • Create and execute coverage-driven verification plans aligned with design specifications

  • Use EDA DFT tools (e.g., TestMax, Tessent) to create and run recommended pre-silicon test cases for MBIST and scan fabric inserted by those tools

  • Develop directed test cases for other (non-vendor-supplied) DFT logic to validate functionality and identify corner cases

  • Assist in verifying ATPG patterns, especially at SOC level, along with manufacturing reset sequences

  • Analyze simulation results, debug complex verification and design issues, and perform root-cause analysis in collaboration with DFT design engineers

  • Implement and track functional and code coverage, driving verification to closure

  • Develop reusable verification components and write SystemVerilog Assertions (SVA)

  • Participate in design and verification reviews, providing input on design testability, correctness, and optimization

  • Automate regression testing and enhance verification infrastructure using Python and scripting

  • Contribute to continuous improvement of verification processes, tools, and methodologies

  • Along with the DFT designers, help support post-silicon test bring-up debug

Required Skills and Qualifications:

  • Bachelor’s or Master’s degree in Electrical Engineering, Computer Engineering, or a related field

  • 5+ years of experience in digital design verification, with at least 2 in DFT verification specifically

  • Strong hands-on experience with UVM-based or similar verification methodologies

  • Proficiency in SystemVerilog

  • Experience in scripting (preferably Python) and automation

  • Experience with industry-standard EDA tools (e.g., Synopsys VCS, Siemens/Mentor Questa, Cadence Xcelium)

  • Experience with industry-standard EDA DFT tools (e.g., Synopsys TestMax + Yield Accelerator, Siemens Tessent)

  • Solid understanding of digital design fundamentals

  • Experience with verification of test sequences for high-speed PHY logic including PCIe and Ethernet (10G/40G/100G)

  • Strong analytical and problem-solving skills

  • Clear written and verbal communication skills for cross-functional collaboration

  • High attention to detail and ability to deliver reliable, high-quality verification outcomes

  • Ability to work independently and manage tasks to completion

Desired Skills:

  • Experience with change control systems, especially git

  • Experience verifying SoC-level designs

Compensation:

Target base salary for this role is $160,000 – $220,000 per year, plus meaningful equity, benefits, and 401(k). Salary ranges are determined by role, level, experience, and location.

We are an equal opportunity employer. We value a range of perspectives and experiences and make employment decisions based on merit and business needs. We do not discriminate on the basis of legally protected characteristics.

Agency Note:

We do not accept resumes from agencies or search firms. Please do not forward candidate profiles through our careers page, email, LinkedIn messages, or directly to company employees. Any resumes submitted will be deemed the property of the company, and no fees will be paid in the event the candidate is hired.

#LI-EW1

Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
40 Employees
Year Founded: 2025

What We Do

We are a mixture of software, system, and silicon experts using AI every day to deliver the world's most capable and responsive intelligence.

Why Work With Us

We are a mixture of software, system, and silicon experts using AI every day to deliver the world's most capable and responsive intelligence. We start from the workload. Scaling inference is less about brute force and more about how compute is distributed and memory is interc

Similar Jobs

Remote
United States
137 Employees
170K-250K Annually
Remote or Hybrid
2 Locations
132624 Employees

NVIDIA Logo NVIDIA

Senior DFT Engineer - LPU

Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
Remote
6 Locations
21960 Employees
136K-265K Annually

Eliyan Corporation Logo Eliyan Corporation

DFT - Staff DFT Engineer

Information Technology • Manufacturing
In-Office or Remote
7 Locations
49 Employees

Similar Companies Hiring

Idler Thumbnail
Artificial Intelligence
San Francisco, California
6 Employees
Fairly Even Thumbnail
Hardware • Other • Robotics • Sales • Software • Hospitality
New York, NY
30 Employees
Bellagent Thumbnail
Artificial Intelligence • Machine Learning • Business Intelligence • Generative AI
Chicago, IL
20 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account