Design Verification Engineer - Internal IP

Posted 22 Days Ago
Be an Early Applicant
Austin, TX, USA
In-Office
150K-275K Annually
Mid level
Artificial Intelligence • Hardware • Software
The Role
As a Design Verification Engineer, you will create and maintain UVM/SystemVerilog testbenches, execute verification plans, debug issues, and collaborate with cross-functional teams to ensure IP functionality and performance.
Summary Generated by Built In

About Etched

Etched is building the world’s first AI inference system purpose-built for transformers - delivering over 10x higher performance and dramatically lower cost and latency than a B200. With Etched ASICs, you can build products that would be impossible with GPUs, like real-time video generation models and extremely deep & parallel chain-of-thought reasoning agents. Backed by hundreds of millions from top-tier investors and staffed by leading engineers, Etched is redefining the infrastructure layer for the fastest growing industry in history.

Job Summary

We are seeking a Design Verification Engineer to join our Internal IP DV team. You will ensure the custom IPs powering Sohu — including systolic arrays, DMA engines, and NoCs — are robust, high-performance, and silicon-ready. This role demands creativity, deep technical ability, and the drive to tackle complex verification challenges. You will collaborate with architects, RTL designers, and SW/FW/emulation teams to validate correctness and performance across the full hardware-software stack.

Key responsibilities

  • Develop and maintain UVM/SystemVerilog testbenches for high-performance IPs (compute arrays, DMAs, NoCs, memory subsystems).

  • Define and execute verification plans covering functional correctness, corner cases, concurrency, and performance bottlenecks.

  • Debug complex datapath and protocol issues in RTL and testbench environments.

  • Work closely with architects and designers to validate functionality and design intent.

  • Partner with SW, FW, and emulation teams to ensure end-to-end bring-up and debug coverage.

  • Contribute to reusable DV infrastructure, coverage models, and methodology improvements.

You may be a good fit if you have

  • Proficiency with UVM and SystemVerilog.

  • Strong debugging and problem-solving skills for complex digital designs.

  • Solid knowledge of computer architecture and digital design fundamentals.

  • Hands-on experience verifying datapaths, memory systems, interconnects, or high-throughput fabrics.

Strong candidates may also have experience with

  • Familiarity with SystemVerilog Assertions (SVA) and formal verification techniques.

  • Experience verifying systolic arrays, DMA engines, or NoC/AXI protocols.

  • Scripting skills (Python/Perl/TCL or similar) for automation, debug and regression flows.

Benefits

  • Medical, dental, and vision packages with generous premium coverage

    • $500 per month credit for waiving medical benefits

  • Various wellness benefits covering fitness, mental health, and more

  • Daily lunch + dinner in our office

How we’re different

Etched believes in the Bitter Lesson. We think most of the progress in the AI field has come from using more FLOPs to train and run models, and the best way to get more FLOPs is to build model-specific hardware. Larger and larger training runs encourage companies to consolidate around fewer model architectures, which creates a market for single-model ASICs.

We have a growing presence in Austin and a core team in San Jose (Santana Row), and we greatly value engineering skills. We do not have strict boundaries between engineering and research, and we expect all of our technical staff to contribute to both as needed.


This role is based in our Austin office, with regular time spent working alongside the team in San Jose. During the first quarter, expect to spend approximately two weeks per month at our San Jose headquarters to ramp quickly. After that, this shifts to roughly one week per month for ongoing collaboration.

Skills Required

  • Proficiency with UVM and SystemVerilog
  • Strong debugging and problem-solving skills for complex digital designs
  • Solid knowledge of computer architecture and digital design fundamentals
  • Hands-on experience verifying datapaths, memory systems, interconnects, or high-throughput fabrics
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Cupertino, CA
53 Employees
Year Founded: 2022

What We Do

By burning the transformer architecture into our chips, we’re creating the world’s most powerful servers for transformer inference.

Similar Jobs

Applied Systems Logo Applied Systems

Business Operations Director, CX

Cloud • Insurance • Payments • Software • Business Intelligence • App development • Big Data Analytics
Remote or Hybrid
2 Locations
3040 Employees
138K-160K Annually

Applied Systems Logo Applied Systems

Account Manager

Cloud • Insurance • Payments • Software • Business Intelligence • App development • Big Data Analytics
Hybrid
Lewisville, TX, USA
3040 Employees
70K-100K Annually

The PNC Financial Services Group Logo The PNC Financial Services Group

Software Engineer

Machine Learning • Payments • Security • Software • Financial Services
Hybrid
Farmers Branch, TX, USA
55000 Employees
55K-152K Annually

Wells Fargo Logo Wells Fargo

Automation Engineer

Fintech • Financial Services
Hybrid
2 Locations
205000 Employees
119K-224K Annually

Similar Companies Hiring

Fairly Even Thumbnail
Hardware • Other • Robotics • Sales • Software • Hospitality
New York, NY
30 Employees
Bellagent Thumbnail
Artificial Intelligence • Machine Learning • Business Intelligence • Generative AI
Chicago, IL
20 Employees
Kepler  Thumbnail
Fintech • Software
New York, New York
6 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account