Design Verification Engineer (#91887)

Posted 5 Days Ago
Be an Early Applicant
Santa Clara, CA
Hybrid
151K-155K Annually
Entry level
Software
The Role
The role involves silicon design verification, developing tests to ensure functional correctness using assembly, C/C++, and SystemVerilog. Responsibilities include writing assertions, creating a test bench, investigating test failures, and enhancing verification workflows. The position requires collaboration with various engineering teams.
Summary Generated by Built In

Silicon Design verification for High performance Coherent Fabric following

coherence protocol like MESI etc., collaborate closely with architect team, RTL designer

team, and other Fabric verification teams to define functional correctness. Develop tests

using assembly, C/C++, SystemVerilog, or test vectors based on predefined plans, while

also creating coverage monitors to assess comprehensive feature coverage and reach

tape out quality. Implement SystemVerilog or C-based checkers for design end-to-end

verification, write assertions, and employ formal verification techniques to assess design

correctness if needed. Develop test bench from scratch and create of

directed/constrained random test cases. Diligently investigate and triage test failures

from RTL simulations, and meticulously track and document identified issues. Manage

project schedules, offer support for cross-functional engineering efforts, and assist in

enhancing verification workflows, automation scripts, and regression testing procedures.

Education:

  • Master’s or foreign equivalent in Computer Engineering, Electrical Engineering, Electronic Engineering, or related field

Experience:

  • None

Special Requirements: Must have prior coursework or project experience in each of the following::

  • Cache coherence protocol and network-on-chip design.
  • Debug and triage simulation test failures via waveform and logs.
  • Object oriented programming, C, C++, System Verilog, Python, Perl, and algorithm.
  • Parallel Computer Architecture. 
  • **Telecommuting allowed for this position**

Worksite: 3315 Scott Blvd., Floor 4, Santa Clara, CA 95054 

Applicant Instructions: Email resume to: j[email protected]. Include job code 91887 in reply. EOE.

Top Skills

C,C++,Systemverilog
The Company
HQ: Mountain View, CA
287 Employees
On-site Workplace
Year Founded: 2021

What We Do

Rivos, a high performance RISC-V System Startup targeting integrated system solutions for Enterprise

Similar Jobs

BAE Systems, Inc. Logo BAE Systems, Inc.

Design Verification Engineer - FPGA - (Sign-on Bonus)

Aerospace • Hardware • Information Technology • Security • Software • Cybersecurity • Defense
Hybrid
San Diego, CA, USA
40000 Employees
127K-215K Annually
Irvine, CA, USA
8879 Employees
160K-220K Annually

NVIDIA Logo NVIDIA

Senior Mixed-Signal Design Verification Engineer

Artificial Intelligence • Hardware • Robotics • Software • Metaverse
Santa Clara, CA, USA
21960 Employees
Irvine, CA, USA
8879 Employees
120K-170K Annually

Similar Companies Hiring

Jobba Trade Technologies, Inc. Thumbnail
Software • Professional Services • Productivity • Information Technology • Cloud
Chicago, IL
45 Employees
RunPod Thumbnail
Software • Infrastructure as a Service (IaaS) • Cloud • Artificial Intelligence
Charlotte, North Carolina
53 Employees
Hedra Thumbnail
Software • News + Entertainment • Marketing Tech • Generative AI • Enterprise Web • Digital Media • Consumer Web
San Francisco, CA
14 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account