Design/DFT Physical Design Integration Lead

Sorry, this job was removed at 06:11 a.m. (CST) on Tuesday, Feb 24, 2026
Be an Early Applicant
San Jose, CA, USA
In-Office
Artificial Intelligence • Internet of Things • Machine Learning
The Role
Job Details:

Job Description:

About Altera

Accelerating Innovators — Altera provides leadership in programmable solutions that are easy to use and deploy across the cloud to the edge, enabling limitless possibilities for AI. Our broad portfolio includes FPGAs, SoCs, CPLDs, IP, development tools, system‑on‑modules, SmartNICs, and IPUs, offering the flexibility to accelerate innovation.

Our innovation in programmable logic began in 1983. Since then, we’ve delivered the tools and technologies that empower customers to innovate, differentiate, and succeed in their markets.

Join us on our journey to becoming the world’s #1 FPGA company!

Why Join Altera?

At Altera, you’ll be part of a team that’s redefining programmable logic and accelerating innovation across industries. We offer a dynamic work environment, cutting‑edge technology, and opportunities to grow your career while shaping the future of compute.

About the Role

Altera is seeking a Design/DFT Physical Design Integration Lead to join our SoC Physical Design Team!

Responsibilities

  • Own and drive design integration tasks focusing on Design/DFT constraint integration.

  • Own and drive full‑chip implementation from RTL to GDSII, including timing closure, power optimization, and physical verification.

  • Collaborate with RTL, DFT, STA, and packaging teams to ensure seamless integration and convergence across domains.

  • Develop and maintain automation scripts (Tcl, Python, Perl, etc.) to enhance productivity and flow robustness.

  • Evaluate and integrate EDA tools and methodologies to improve design efficiency and QoR.

  • Lead technical reviews and provide guidance to design teams on best practices and flow usage.

  • Analyze design metrics and debug complex issues across the physical design flow.

  • Drive innovation in physical design methodologies to meet aggressive PPA and schedule targets.

Salary Range 

The pay range below is for Bay Area California only. Actual salary may vary based on a number of factors including job location, job-related knowledge, skills, experiences, trainings, etc. We also offer incentive opportunities that reward employees based on individual and company performance. 

 

$178,000 - $239,000 USD 

We use artificial intelligence to screen, assess, or select applicants for the position. Applicants must be eligible for any required U.S. export authorizations.

#MD-1

Qualifications:

Minimum Qualifications:

BS/MS or PhD in Electrical Engineering, Computer Engineering, or a related field and 10+ years of experience in the following:

  • Experience in physical design implementation and flow development.

  • Experience in Design Constraint (SDC) development, validation, and execution.

  • Experience in ATPG implementation/validation, including constraints, implementations, validations, and clocking.

  • Industry‑standard EDA tools (Synopsys, Cadence, Siemens).

  • Scripting in Tcl, Python, Perl, and Shell.

  • Full‑chip implementation and tape‑out of complex SoCs or FPGAs.

  • Tming, power, signal integrity, and physical verification.

Preferred Qualifications:

  • Hands‑on experience with full ATPG/DFT turnkey flow beyond general PD domain (SDC generation, pre‑layout, RTL verification, post‑layout simulation, ATPG generation, post‑silicon ATPG bring‑up).

  • Experience with hierarchical design methodologies and physical IP integration.

  • Familiarity with advanced process nodes.

  • Knowledge of machine learning techniques applied to EDA flows is a plus.

  • Prior experience in FPGA architecture or design is highly desirable.

Job Type: Regular

Shift:Shift 1 (United States of America)

Primary Location:San Jose, California, United States

Additional Locations:

Posting Statement:All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

Similar Jobs

Tapestry - Coach and Kate Spade Logo Tapestry - Coach and Kate Spade

Barista I

eCommerce • Fashion • Other • Retail • Sales • Wearables • Design
Hybrid
Cabazon, CA, USA
16000 Employees
15-18 Hourly

Tapestry - Coach and Kate Spade Logo Tapestry - Coach and Kate Spade

Temporary Associate

eCommerce • Fashion • Other • Retail • Sales • Wearables • Design
Hybrid
San Diego, CA, USA
16000 Employees
15-20 Hourly

Boeing Logo Boeing

Electrophysics/Optical Engineer (Lead or Senior)

Aerospace • Information Technology • Software • Cybersecurity • Design • Defense • Manufacturing
In-Office
El Segundo, CA, USA
170000 Employees
146K-239K Annually

Tapestry - Coach and Kate Spade Logo Tapestry - Coach and Kate Spade

Lead Supervisor I

eCommerce • Fashion • Other • Retail • Sales • Wearables • Design
Hybrid
Beverly Glen, CA, USA
16000 Employees
17-28 Hourly
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: San Jose, California
1,612 Employees
Year Founded: 1983

What We Do

Altera: Accelerating Innovators Altera provides leadership programmable solutions that are easy-to-use and deploy in applications from cloud to edge, offering limitless AI possibilities. Our end-to-end broad portfolio of products including FPGAs, CPLDs, Intellectual Property, development tools, System on Modules, SmartNICs and IPUs provide the flexibility to accelerate innovation. Altera is helping to shape the future through pioneering innovation that unlocks extraordinary possibilities for everyone on the planet.

Similar Companies Hiring

GC AI Thumbnail
Legal Tech • Artificial Intelligence
San Francisco, California
46 Employees
Idler Thumbnail
Artificial Intelligence
San Francisco, California
6 Employees
Bellagent Thumbnail
Artificial Intelligence • Machine Learning • Business Intelligence • Generative AI
Chicago, IL
20 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account