The Role
Design, simulate, and verify ASIC/SoC products. Integrate IP, develop internal IPs for AI products, mentor junior engineers, and validate design flows.
Summary Generated by Built In
Job Description
- RTL design, simulation, and verification for TetraMem ASIC / SoC products
- IP integration and validation
- Understand internal and external requirements, PPA study, RTL coding, implementation, and work with backend team
- Develop reusable internal IPs for AI and/or in-memory computing products
- Support Post-Si testing and validation
- Mentor and coach junior engineers
- MS with 5+ years of experience or PhD in Electrical Engineering with emphasis on RTL/SoC/digital design
- Experience with Verilog and system Verilog
- Experience with VCS, Verdi or other industry standard tools
- Experience with pre-layout simulation and post-layout simulation
- Understanding of the design flow. Ability to work with the backend team
- Familiarity with AMBA APB AXI Protocol
- Familiarity with RISC/Arm or other core architectures
- Ability to create innovative architecture and solutions to customer requirements
- Ability to work in a startup environment, and to work both independently and as a team player with the ability to provide technical leadership to other members of the engineering team
Experience in one or more of the following areas considered a strong plus:
- FPGA/ASIC design of image processing systems
- Working knowledge of SoC architectures including CPU, GPU or accelerators
- Familiarity with: UVM, place-and-route, STA, EM/IR/Power
All your information will be kept confidential according to EEO guidelines.
Top Skills
Amba
Apb
Axi
System Verilog
Uvm
Vcs
Verdi
Verilog
Am I A Good Fit?
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.
Success! Refresh the page to see how your skills align with this role.
The Company
What We Do
TetraMem is developing cutting-edge analog computing solutions for AI applications, offering exceptional performance with ultra-low power consumption.
.png)







