STA Physical Design Engineer

Reposted 17 Days Ago
Be an Early Applicant
Hiring Remotely in Irvine, CA
In-Office or Remote
Senior level
Software
The Role
Lead and execute STA closure for complex SoC designs, perform SI and PI analysis, develop chip finishing strategies, and improve STA methodologies.
Summary Generated by Built In
Job Description

Role: STA Physical Design Engineer
Location: Irvine, CA-Yes, Remote option available, BUT 2-3 weeks work in Irvine, CA is mandatory
Interview Process: Phone/Skype
Job Type: Contract
 

Senior STA Engineer We're looking for a highly skilled Senior Static Timing Analysis (STA) Engineer with deep expertise in Signal Integrity (SI), Power Integrity (PI), Design for Manufacturing (DFM), and chip finishing. The ideal candidate will have a strong background in physical design (PD), excellent project management skills, and the ability to lead and mentor junior engineers.
_____________________________
Qualifications
• Bachelor's or master's degree in electrical engineering, Computer Engineering, or a related field.
• 5+ years of experience in STA closure for complex digital designs.
• Proven expertise in Signal Integrity (SI) and Power Integrity (PI) analysis, including understanding of crosstalk and IR drop effects.
• Solid knowledge of chip finishing methodologies, including timing sign-off and tape-out readiness checks.
• Familiarity with Design for Manufacturing (DFM) principles and their application in physical design.
• Experience with industry-standard EDA tools for STA (e.g., PrimeTime, Tempus).
• Strong understanding of physical design (PD) concepts, including floorplanning, placement, and routing.
• Excellent problem-solving, analytical, and debugging skills.
• Strong verbal and written communication skills with the ability to lead technical discussions and present complex information clearly.
• Experience with scripting languages (Tcl, Python, Perl) is a must.
• Experience with management skills like project planning, scheduling, and resource allocation is a plus.

Responsibilities
• Lead and execute STA closure for complex SoC designs, ensuring all timing constraints are met across multiple corners and modes.
• Perform comprehensive Signal Integrity (SI) and Power Integrity (PI) analysis to identify and resolve timing issues caused by signal coupling, IR drop, and ground bounce.
• Develop and implement chip finishing strategies, including ECO flows (Engineering Change Orders), to ensure designs are ready for tape-out.
• Drive Design for Manufacturing (DFM) initiatives by collaborating with the design and foundry teams to optimize the physical layout for manufacturability and yield.
• Work closely with the physical design (PD) team to provide guidance on timing-driven placement and routing.
• Develop and improve STA methodologies, scripts, and flows to increase efficiency and accuracy.
• Effectively communicate technical challenges, progress, and solutions to cross-functional teams and management.

• Bachelor's or master's degree in electrical engineering, Computer Engineering, or a related field.
• 5+ years of experience in STA closure for complex digital designs.
• Proven expertise in Signal Integrity (SI) and Power Integrity (PI) analysis, including understanding of crosstalk and IR drop effects.
• Solid knowledge of chip finishing methodologies, including timing sign-off and tape-out readiness checks.
• Familiarity with Design for Manufacturing (DFM) principles and their application in physical design.
• Experience with industry-standard EDA tools for STA (e.g., PrimeTime, Tempus).
 

Additional Information

All your information will be kept confidential according to EEO guidelines.

Top Skills

Perl
Power Integrity
Primetime
Python
Signal Integrity
Sta
Tcl
Tempus
Am I A Good Fit?
beta
Get Personalized Job Insights.
Our AI-powered fit analysis compares your resume with a job listing so you know if your skills & experience align.

The Company
HQ: Fremont, CA
35 Employees
Year Founded: 2004

What We Do

PDDN is a leading software engineering solution & Staffing solution provider focusing on enterprise wide solutions enabling its customers to realize best value on its investments. We have expertise in application development and professional staffing . We provide on-shore,off-shore and hybrid model for outsourcing. We also provide wide spectrum of IT services customized to client's needs.

Please log on to our company website www.Pddninc.com

Similar Jobs

Tenstorrent Inc. Logo Tenstorrent Inc.

Design Engineer

Hardware • Manufacturing
In-Office or Remote
4 Locations
389 Employees
100K-500K Annually

Bestow Logo Bestow

Back-end Engineer

Big Data • Fintech • Information Technology • Insurance • Software
Remote or Hybrid
US
160 Employees
190K-225K Annually

GitLab Logo GitLab

Director, Regional Sales - New Business Japan

Cloud • Security • Software • Cybersecurity • Automation
Easy Apply
Remote
United States
2500 Employees
Remote
USA
220 Employees
126K-184K Annually

Similar Companies Hiring

Standard Template Labs Thumbnail
Software • Information Technology • Artificial Intelligence
New York, NY
10 Employees
PRIMA Thumbnail
Travel • Software • Marketing Tech • Hospitality • eCommerce
US
15 Employees
Scotch Thumbnail
Software • Retail • Payments • Fintech • eCommerce • Artificial Intelligence • Analytics
US
25 Employees

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account