Digital Design Engineer at INNOPHASE

| San Diego, CA
Sorry, this job was removed at 6:14 p.m. (CST) on Tuesday, September 21, 2021
Find out who's hiring in Nationwide.
See all Developer + Engineer jobs in Nationwide
Apply now
By clicking continue you agree to Built In’s Privacy Policy and Terms of Use.

INNOPHASE is a rapidly growing ultralow-power wireless semiconductor startup with headquarters located in San Diego, CA. We are developing complete wireless solutions with significantly differentiated power dissipation/performance tradeoffs. Our innovative technology also dramatically improves wireless product flexibility and ease-of-use for product developers. We are looking for driven candidates to join our fast-paced and motivated team. This role is an excellent opportunity for someone that enjoys a small and agile group where you can make a great impact.

In this job you will be working with a team of digital design engineers to develop novel SoC products for connectivity and communications.

The ideal candidate will be responsible for RTL coding, SoC specifications and development, constraint file development, testplan development, functional verification, static timing analysis(STA) etc.


  • Develop specifications in communication and DSP area to meet marketing and system requirements.
  • Develop RTL (Verilog or VHDL), timing constraints, and detailed documentation.
  • Perform CDC/Lint checks etc.
  • Perform synthesis, STA, and logic equivalency checks. Implement ECOs.
  • RTL & gate level simulations.
  • Create verification plans.
  • Scripting with TCL, Perl, and Unix shell scripts.
  • Develop DFT.
  • Work with System, Software, RF, Analog, and Test teams and provide necessary support


  • BS/MS EE/CS preferred
  • Two or more years of experience RTL design, digital SoC development required
  • Experience with wireless protocols, DSP and standard digital interfaces(such as AXI, AHB)
  • Knowledge of VHDL, Verilog or SystemVerilog
  • Knowledge of front-end tools (Verilog simulators, linters, clock-domain crossing checkers)
  • Understanding of synthesis, static timing, DFT and digital SoC design flows
  • Experience with ATPG, fault grading, scan, BIST, DFT a big plus
  • Knowledge of SystemVerilog assertions, checkers, and constrained random verification techniques a Plus
  • Knowledge of languages such as C/C++, Perl, Tcl or Python a plus
Read Full Job Description
Apply now
By clicking continue you agree to Built In’s Privacy Policy and Terms of Use.
Apply now
By clicking continue you agree to Built In’s Privacy Policy and Terms of Use.
Save jobView INNOPHASE's full profileFind similar jobs